【24h】

Array Processors for Viterbi Decoder

机译:Viterbi解码器的数组处理器

获取原文

摘要

Wireless receivers are often characterized as portable and battery operated. As such, they are bound by a tight set of constraints such as power consumption, area usage, and throughput speed. Parallel implementation of operations increases the speed of computation without an undue increase in clock frequency. Thus, high throughput is achieved without excessive power consumption. The apparent tradeoff in throughput improvement, of parallel implementation, is the larger area usage. Hence, there is a need to find an optimal implementation in terms of area, speed and complexity. In this paper, an exhaustive set of parallel implementations of Viterbi decoder is developed, by different arrangements of Processing Elements (PEs) and schedules. Objective comparison among various implementations is performed to select the optimal implementation.
机译:无线接收器通常被称为便携式和电池操作。因此,它们受到一系列紧凑的约束,例如功耗,面积使用和吞吐量速度。操作的并行实现会增加计算的速度,而不必要的时钟频率增加。因此,在没有过度功耗的情况下实现了高吞吐量。平行实施的吞吐量改善的表观权衡是较大的面积使用。因此,需要在区域,速度和复杂性方面找到最佳实现。在本文中,通过处理元件(PES)和时间表的不同布置,开发了维特比解码器的详尽并行实现。执行各种实现之间的客观比较以选择最佳实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号