首页> 外文会议>European Solid-State Circuits Conference >2.6 Gb/s over a four-drop bus using an adaptive 12-tap DFE
【24h】

2.6 Gb/s over a four-drop bus using an adaptive 12-tap DFE

机译:使用Adaptive 12-Tap DFE在四下车上的2.6 Gb / s

获取原文

摘要

For PC DRAM buses, the number of slots per channel has decreased as data rates have increased. This limits the maximum memory capacity per channel. Signal equalization can be used to increase bit-rates for channels with a large number of slots and offer a cost effective method to solve the memory capacity problem. This paper presents a blind adaptive decision feedback equalizer (DFE) that enables high data-rates with a large number of slots per channel. Measurements at 2.6 Gb/s over a four-drop bus are presented.
机译:对于PC DRAM总线,随着数据速率的增加,每个通道的时隙数量减少。这限制了每个通道的最大内存容量。信号均衡可用于增加具有大量插槽的通道的比特率,并提供具有解决存储器容量问题的成本有效的方法。本文介绍了一个盲自适应判定反馈均衡器(DFE),可实现每个通道大量插槽的高数据速率。介绍了四下车的2.6 GB / s的测量。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号