首页> 外文会议>European Solid-State Circuits Conference >Half VDD Clock-Swing Flip-Flop with Reduced Contention for up to 60 Power Saving in Clock Distribution
【24h】

Half VDD Clock-Swing Flip-Flop with Reduced Contention for up to 60 Power Saving in Clock Distribution

机译:半v DD 减少争用争用减少,在时钟分布中节省高达60%

获取原文

摘要

A new low clock swing flip-flop (F/F) is proposed. The existing low clock swing F/F’s consume high power, introduce speed penalty due to contention currents or require large silicon area due to separate well for substrate biasing. By reducing contention currents, our proposal efficiently mitigates those issues. Measurements and simulations are carried out based on a 90 nm CMOS process, demonstrating reductions of active power by 71%, area by 36% and delay by 35% compared to previous proposals. It is shown that the combination of a low-clock swing distribution tree with the new F/F can save up to 60% of the total clock system power.
机译:提出了一种新的低时钟摆动触发器(F / F)。现有的低时钟摆动F / F的消耗高功率,由于争用电流而引入速度惩罚,或者由于用于衬底偏置的单独孔而需要大的硅面积。通过减少争用电流,我们的提案有效减轻这些问题。根据90nm CMOS工艺进行测量和仿真,将活性功率的减少为71%,面积为36%,与先前的建议相比,延迟35%。结果表明,具有新型F / F的低时钟摆动分布树的组合可以节省高达总时钟系统功率的60%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号