首页> 外文会议>International Conference on Solid-State Sensors, Actuators and Microsystems >FABRICATION OF HIGH ASPECT RATIO THROUGH-WAFER VIAS IN CMOS WAFERS FOR 3-D PACKAGING APPLICATIONS
【24h】

FABRICATION OF HIGH ASPECT RATIO THROUGH-WAFER VIAS IN CMOS WAFERS FOR 3-D PACKAGING APPLICATIONS

机译:用于3-D包装应用的CMOS晶片中的高纵横比的高纵横比通过晶片通胶的制造

获取原文

摘要

A process for fabrication of through-wafer vias in CMOS wafers is presented. The process presented offers simple and well controlled fabrication of through-wafer vias using DRIE formation of wafer through-holes, low temperature deposition of through-hole insulation, doubled sided sputtering of Cr/Au, and electroless deposition of Cu. A novel characteristic of the process is the use of a metal etch stop layer providing perfect control of the etch profile of the wafer through-holes in combination with a remarkably improved etch uniformity across the wafer. Excellent through-hole insulation is provided through the use of a CVD deposited polymer, Parylene C, whereas electroless deposition of Cu ensures even distribution of the via metallization.
机译:提出了在CMOS晶片中制造通过晶片通孔的过程。呈现的过程提供了使用DRIE形成晶片通孔,低温沉积的通孔绝缘,Cr / Au的双面溅射,Cr / Au的双面溅射,Cr / Au的偏离溅射一倍的光沉积,提供了简单且受控制的穿透孔的制造。该过程的新颖特征是使用金属蚀刻停止层,其结合地提供了对晶片通孔的蚀刻轮廓的完美控制,以及在晶片上的显着改善的蚀刻均匀性。通过使用CVD沉积的聚合物,聚对聚苯乙烯C提供优异的通孔绝缘,而Cu的无电沉积确保均匀分布通过金属化。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号