首页> 外文会议>IEEE Conference on Nanotechnology >Evaluating Performance Tradeoff in Defect-Tolerant Gate Programming Techniques for the Clock-Free Nanowire Crossbar Architecture
【24h】

Evaluating Performance Tradeoff in Defect-Tolerant Gate Programming Techniques for the Clock-Free Nanowire Crossbar Architecture

机译:评估无缺陷栅极编程技术的性能权衡,为时钟纳米线横杆架构

获取原文

摘要

A novel asynchronous nanowire crossbar architecture has been recently proposed by authors' research group. The proposed clock-free architecture provides numerous significant benefits over its clocked counterparts which include better man-ufacturability, scalability, modularity and robustness. We also proposed various gate mapping and reconfiguration algorithms for defect-tolerant programming of PGMB (programmable gate macro blocks) - which is the primary building block of the proposed architecture. These algorithms were tested by simulations and a variety of parameter values were applied to show their performance characteristics. The most important performance metric of the proposed techniques is the programmability (i.e., the ratio of successfully programmed gates to the total number of gates). However, algorithms with higher programmability should come with higher time/space requirements. In this work, we will evaluate the tradeoff between programmability and time/space requirements and suggest a way to find the most suitable algorithm with acceptable combination of programmability and time/space requirements.
机译:作者的研究组最近提出了一种新颖的异步纳米线横杆架构。所提出的无线架构在其时钟的对应物中提供了许多显着的优势,包括更好的人 - 占外能力,可扩展性,模块化和鲁棒性。我们还提出了各种栅极映射和重新配置算法,用于PGMB(可编程栅极宏块)的缺陷耐缺陷编程 - 这是所提出的架构的主要构建块。通过模拟测试这些算法,并应用了各种参数值来显示它们的性能特征。所提出的技术的最重要性能度量是可编程性(即,成功编程的栅极与栅极总数的比率)。然而,具有更高可编程性的算法应该具有更高的时间/空间要求。在这项工作中,我们将评估可编程性和时间/空间要求之间的权衡,并建议找到具有可接受的可编程性和时间/空间要求的最合适的算法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号