首页> 外文会议>International Conference on Microelectronics >A 10-bit, 20 Ms/s, 22 mW folding and interpolating CMOS ADC
【24h】

A 10-bit, 20 Ms/s, 22 mW folding and interpolating CMOS ADC

机译:10位,20 ms / s,22 mW折叠和插值CMOS ADC

获取原文

摘要

This paper presents a 10 bit, low-power, 3.3 V folding and interpolating analog-to-digital converter (ADC). In this ADC, folder blocks with high folding factor are designed using a low-power, 3.3 V four-level folder to achieve the desired resolution. Also, the interpolation circuit and the current comparator are optimized for high accuracy and low-power consumption. The ADC is implemented in a 1.2 /spl mu/m CMOS technology, and measures 1.7 mm/spl times/1 mm (without pads). The results of HSPICE simulation with the level-39 MOSFET model illustrate a conversion rate of 20 Ms/s for a 2 MHz input signal, and a power dissipation of 22 mW from a single 3.3 V supply.
机译:本文介绍了10位,低功耗,3.3 V折叠和插值模数转换器(ADC)。在此ADC中,使用低功耗3.3 V四级文件夹设计具有高折叠系数的文件夹块,以实现所需的分辨率。而且,插值电路和电流比较器针对高精度和低功耗进行了优化。 ADC以1.2 / SPL MU / M CMOS技术实现,并测量1.7 mm / spl时间/ 1 mm(无垫)。 HSPICE模拟的HSPICE模型的结果示出了2 MHz输入信号的20 ms / s的转换速率,以及从单个3.3 V电源的22 mW的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号