首页> 外文会议>Annual Gallium Arsenide Integrated Circuit Symposium >A 2 GHz 12-bit digital-to-analog converter for direct digital synthesis applications
【24h】

A 2 GHz 12-bit digital-to-analog converter for direct digital synthesis applications

机译:用于直接数字合成应用的2 GHz 12位数模转换器

获取原文

摘要

A 2 GHz 12-bit digital-to-analog converter (DAC) designed for use in a Direct Digital Synthesizer was demonstrated with spurious performance exceeding -60 dBc when synthesizing 1/8th of a 1 GHz clock. This exceeds the best documented results of which we are aware by more than 15 dB at this clock rate and fractional frequency. When synthesizing near 1/3rd the clock rate the carrier-adjacent spurious performance exceeds -58 dBc at a 1 GHz clock rate, exceeding the 500 MHz clock rate performance of other DACs we have evaluated by 5-10 dB. Although designed to operate well above 2 GHz, state-of-the-art test equipment limited full characterization of the device to a 1 GHz clock rate at the time of evaluation. Unlike that observed with other DACs, nearly constant measured performance versus clock rate up to 1 GHz promises sustained performance at higher clock rates. The 12 bit DAC architecture consists of the 3 most significant bits driving 7 equally weighted current segments while the remaining 9 bits drive identical current segments combined through a binary R2R ladder. This architecture represents the best tradeoff between performance considerations and circuit complexity. The primary focus on this first design iteration was on achieving good spurious performance with less emphasis on power dissipation and on providing key information for a subsequent design optimization. The DAC was fabricated using an integrated circuit process developed at Hughes Research Laboratories and consists of 1200 AlInAs/GaInAs HBTs lattice matched to an InP substrate. The smallest InP-based HBTs utilized emitters having 2/spl times/2 sq. micron emitters with Ft=75 GHz and Fmax=85 GHz. The high speed DAC dissipated 2.8 W.
机译:设计用于直接数字合成器的2 GHz 12位数模转换器(DAC),并在合成1 GHz时钟的1/8时超出-60 DBC的杂散性能。这超出了在此时钟速率和分数频率下超过15 dB的最佳记录结果。当合成接近1/3的时钟速率时,载波相邻的杂散性能超过-58 dBc,以1 GHz时钟速率超过-58 dBc,超过其他DAC的500 MHz时钟速率性能,我们通过5-10dB评估。虽然旨在高于2 GHz,最先进的测试设备在评估时的1 GHz时钟速率上的完全表征。与其他DAC观察到不同,几乎恒定的测量性能与时钟速率高达1 GHz的较高时钟速率的持续性能。 12位DAC架构由驱动7等加权电流段的3个最高有效位组成,而剩余的9位驱动相同的电流段通过二进制R2R梯子组合。该架构代表了性能考虑和电路复杂性之间的最佳权衡。对这一首次设计迭代的主要重点是实现了良好的杂散性能,并强调功耗,并为随后的设计优化提供关键信息。使用在Hughes Research Labories开发的集成电路工艺制造DAC,并由1200个Alinas / Gainas Hbts格子组成,与INP基板匹配。利用具有2 / SPL时间/ 2平方英尺的发射器的最小基于INP的HBT。微米发射器,具有FT = 75 GHz和FMAX = 85GHz。高速DAC消散2.8 W.

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号