首页> 外文会议>International Symposium on Power Semiconductor Devices and ICs >LDMOS implementation by large tilt implant in 0.6 /spl mu/m BCD5 process, flash memory compatible
【24h】

LDMOS implementation by large tilt implant in 0.6 /spl mu/m BCD5 process, flash memory compatible

机译:LDMOS通过大型倾斜植入物在0.6 / SPL MU / M BCD5过程中实现,闪存兼容

获取原文

摘要

This paper describes a method for integrating power LDMOS structures in a smart power Bipolar-CMOS-DMOS technology called BCD5 designed at 0.6 /spl mu/m, compatible with VLSI EPROM, EEPROM and flash non volatile memories (NVM). The compatibility between NVM and LDMOS is achieved replacing conventional DMOS manufacturing processes, consisting of high temperature diffusion steps, with an innovative approach that exploits large angle of tilt implantation technique.
机译:本文介绍了一种在称为BCD5的智能电力双极-CMOS-DMOS技术中集成了电力LDMOS结构的方法,其设计为0.6 / SPL MU / M,与VLSI EPROM,EEPROM和闪存非易失性存储器(NVM)兼容。 NVM和LDMO之间的兼容性取代了由高温扩散步骤组成的传统DMOS制造工艺,具有利用大角度倾斜植入技术的创新方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号