首页> 外文会议>International Conference on VLSI Design >Bottleneck Identification Techniques leading to Simplified Performance Models for Efficient Design Space Exploration in VLSI Memory Systems
【24h】

Bottleneck Identification Techniques leading to Simplified Performance Models for Efficient Design Space Exploration in VLSI Memory Systems

机译:瓶颈识别技术导致VLSI内存系统高效设计空间探索的简化性能模型

获取原文

摘要

High performance VLSI systems are being built as multiprocessor systems-on-chip. The number of processors and their performance is rising rapidly while the change is slower for the memories. The memory system is often a performance bottleneck in terms of either its bandwidth or latency. We propose sensitivity analysis as a means to pinpoint the bottleneck. We introduce a novel randomized technique to measure the sensitivities within cycle accurate simulators. The sensitivity measures identify the bottleneck regions of the design space, within which simplified performance models can be used for optimization. We demonstrate this methodology on the Augmint-MemSim simulator, which is a cycle accurate model for multi-processor systems with a distributed memory sub-system. We empirically show that: (i) Performance predictions from simplified models are strongly correlated with the simulator in the high sensitivity regions. (ii) The simplified models speed up design space exploration by 2 - 3 orders of magnitude over the simulator resulting in better design solutions.
机译:高性能VLSI系统正在构建为片上多处理器系统。处理器的数量及其表现正在迅速上升,而变化对于存储器较慢。内存系统通常是其带宽或延迟的性能瓶颈。我们提出敏感性分析作为确定瓶颈的手段。我们介绍一种新型随机技术,可测量循环精确模拟器中的敏感性。灵敏度测量识别设计空间的瓶颈区域,在该设计空间内的简化性能模型可用于优化。我们在Augmint-Memsim模拟器上展示了该方法,它是具有分布式存储器子系统的多处理器系统的周期准确模型。我们经验证明:(i)简化模型的性能预测与高灵敏度区域中的模拟器强烈相关。 (ii)简化模型在模拟器上通过2 - 3级数量级探索设计空间探索,从而产生更好的设计解决方案。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号