首页> 外文会议>International Conference on VLSI Design >A Scalable and Reconfigurable Coprocessor for Image Composition
【24h】

A Scalable and Reconfigurable Coprocessor for Image Composition

机译:用于图像组成的可扩展和可重新配置的协处理器

获取原文
获取外文期刊封面目录资料

摘要

Image composition is an important post processing step in graphics sub system, video sub system and emerging MPEG-4 audio-visual standard. Image composition is achieved by rendering image elements independently with each element has an associated converge information "Alpha". Moving from one application to another i.e. graphics to video or vice versa, hardware architecture for image composition has to change accordingly. Therefore, in this paper, we propose scalable and reconfigurable coprocessor for image composition. We also calculate the operating clock frequency, required system data bus width and number of planes that can be processed in real time for video, graphics and MPEG-4 applications. Verilog implementation and synthesis for 90nm process shows an estimate of 400MHz achievable clock frequency and 90k gates which results in 0.25 mm{sup}2 silicon area for composition of 3 high definition planes. Simulation model shows that proposed coprocessor can compose 15 high definition planes of size 1920×1080 in real time for 64 bit data transfer on system bus.
机译:图像组成是图形子系统,视频子系统和新兴MPEG-4视听标准中的重要后处理步骤。通过与每个元素独立渲染图像元素来实现图像组成具有相关的收敛信息“alpha”。从一个应用程序从一个应用程序移动到另一个应用程序,即视频或反之亦然,图像组合的硬件架构必须相应地改变。因此,在本文中,我们为图像组成提出可扩展和可重新配置的协处理器。我们还计算了可实时处理的操作时钟频率,所需的系统数据总线宽度和平面数,用于视频,图形和MPEG-4应用程序。 Verilog实现和90nm过程的合成显示了400MHz可实现的时钟频率和90k门的估计,这导致0.25mm {sup} 2硅区域,用于3个高清晰度平面的组成。仿真模型显示,所提出的协处理器可以实时组成15个高清平面为1920×1080,可在系统总线上实时进行64位数据传输。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号