首页> 外文会议>IEEE VLSI Test Symposium >A design for testability scheme to reduce test application time in full scan
【24h】

A design for testability scheme to reduce test application time in full scan

机译:用于减少全扫描测试应用时间的可测试性方案的设计

获取原文

摘要

Full scan is a widely accepted design for testability technique for sequential circuits. However, the test application time required by full scan could be high because of the necessity to scan in and scan out test vectors. In this paper, a hybrid scheme is presented that aims to reduce test application time in circuits with full scan. The proposed scheme exploits the inherent sequential nature of the circuit in conjunction with the additional controllability and observability available through full scan. Also, it is shown that the hybrid scheme has an additional advantage of being suited for testing transition faults.
机译:全扫描是用于顺序电路的可测试性技术的广泛接受的设计。然而,由于必须扫描和扫描测试向量,全扫描所需的测试应用时间很高。在本文中,提出了一种混合方案,其旨在通过全扫描降低电路中的测试时间。该方案结合全扫描可用的附加可控性和可操作性来利用电路固有的顺序性质。此外,示出了混合动力方案具有适合于测试过渡故障的额外优点。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号