首页> 外文会议>International Conference on Power Electronics and Renewable Energy Applications >Implementation of Carry Save Adder Using Novel Eighteen Transistor Hybrid Full Adder
【24h】

Implementation of Carry Save Adder Using Novel Eighteen Transistor Hybrid Full Adder

机译:使用小说十八晶体管混合综合加法器实现随身保存加法器

获取原文

摘要

A novel 1-bit hybrid full adder circuit is implemented using eighteen transistors. Simulations are done using the Cadence Virtuoso Schematic Editor in 180 and 90 nm technologies. The performances are evaluated based on its speed, average power consumption, and power-delay product. The proposed hybrid full adder has low power and energy consumption as compared to other full adder designs. Finally, a four operand, eight-bit carry-save adder with a final carry propagate adder was implemented using the proposed full adder, and its performance is analysed based on its average power consumption in 90 nm technology. This design has low average power consumption compared to CSA implementation using other existing full adder design styles.
机译:使用十八晶体管实现了一种新型的1位混合全加法器电路。使用180和90 nm技术使用Cadence Virtuoso原理图编辑器进行模拟。基于其速度,平均功耗和功率延迟产品来评估性能。与其他完整的加法器设计相比,所提出的混合动力全加法器具有低功耗和能耗。最后,使用所提出的全加法器实现了具有最终携带传播加法器的四个操作数,八位携带保存加法器,并根据90 nm技术的平均功耗分析其性能。与使用其他现有的完整加法器设计风格相比,这种设计平均功耗低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号