首页> 外文会议>Microsystems and Nanoelectronics Research Conference,MNRC,2008 1st >All-digital skew-tolerant interfacing method for systems with rational frequency ratios among Multiple Clock Domains: Leveraging a priori timing information
【24h】

All-digital skew-tolerant interfacing method for systems with rational frequency ratios among Multiple Clock Domains: Leveraging a priori timing information

机译:具有多个时钟域之间具有合理频率比的系统的全数字抗偏斜接口方法:利用先验时序信息

获取原文
获取外文期刊封面目录资料

摘要

As Deep Sub-Micron (DSM) technology improves, the need for interfacing modules in Multiple Clock Domains (MCD) is increasing. This work proposes a novel interfacing method for point-to-point communication between modules whose frequencies are rationally related. The introduction of two stages of FIFO-like interfacing registers makes this method skew tolerant. It also allows a slower module to receive or transmit safely data to or from a faster module without slowing down the frequency of the faster module, which is a quality that is required for serializers and deserializers. A complete functional validation of the proposed interfacing method is performed using RTL-level simulation.
机译:随着深亚微米(DSM)技术的改进,对多个时钟域(MCD)中的接口模块的需求也在增加。这项工作提出了一种新颖的接口方法,用于频率合理相关的模块之间的点对点通信。引入了两级类似于FIFO的接口寄存器,使这种方法可以容忍歪斜。它还允许速度较慢的模块安全地向速度较快的模块接收数据或从速度较快的模块传输数据,而不会降低速度较快的模块的频率,这是串行器和解串器所需的质量。使用RTL级仿真对提出的接口方法进行了完整的功能验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号