首页> 外文会议>Symposium on VLSI Circuits >Design technologies for a 1.2V 2.4Gb/s/pin high capacity DDR4 SDRAM with TSVs
【24h】

Design technologies for a 1.2V 2.4Gb/s/pin high capacity DDR4 SDRAM with TSVs

机译:具有TSV的1.2V 2.4Gb / s / pin大容量DDR4 SDRAM的设计技术

获取原文

摘要

For the demand of sever systems with high performance, high density and low power consumption, 3-D DDR4 SDRAM with TSVs was developed. In order to achieve higher data rate at lower voltage in comparison with precedent DDR3 SDRAM with TSVs, the placements of TSVs have been optimized without the penalty of chip size and the calibration method for reducing process mismatch between stacked DRAM chips is proposed. Additionally, new cell test method for stacked dies is adopted to keep costs down and the skewed self-refresh is proposed to reduce power noise. The IO speed of new DDR4 SDRAM with TSVs is increased to 2.4Gb/s at 1.2V.
机译:为了满足高性能,高密度和低功耗的服务器系统的需求,开发了具有TSV的3-D DDR4 SDRAM。为了与具有TSV的先例DDR3 SDRAM相比,在较低的电压下获得更高的数据速率,已经对TSV的布局进行了优化,而没有芯片尺寸的损失,并且提出了用于减少堆叠DRAM芯片之间的工艺失配的校准方法。另外,采用了一种新的堆叠管芯电池测试方法以降低成本,并提出了偏斜的自刷新以减少电源噪声。具有TSV的新型DDR4 SDRAM的IO速度在1.2V时已提高至2.4Gb / s。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号