首页> 外文会议>IEEE Radio Frequency Integrated Circuits Symposium >A 9 dB Noise Figure Fully Integrated 79 GHz Automotive Radar Receiver in 40 nm CMOS Technology
【24h】

A 9 dB Noise Figure Fully Integrated 79 GHz Automotive Radar Receiver in 40 nm CMOS Technology

机译:采用40 nm CMOS技术的9 dB噪声系数全集成式79 GHz汽车雷达接收器

获取原文

摘要

This paper presents a low noise and fully integrated automotive radar receiver in 40 nm CMOS technology. The receiver adopts the direct conversion architecture, and it consists of a low noise amplifier (LNA), mixer, and analog baseband blocks. The three-stage LNA and the low noise mixer improve the whole receiver noise figure (NF). Integrated low-dropped out regulators (LDOs) generate 1.1 V for the LNA and the mixer core from 1.8 V supply. The receiver chip also includes a frequency doubler, phase-locked loop (PLL), bandgap reference bias circuit, and a serial peripheral interface (SPI). The die is packaged using the wafer level chip size package (WLCSP). The receiver achieves 9.0 dB NF at 81 GHz local (LO) and 76.8 dB maximum gain. Moreover, the receiver front-end shows -22.3 dBm IP1dB, and consumes 143 mW power dissipation, and 0.8 mm2 chip area.
机译:本文介绍了一种采用40 nm CMOS技术的低噪声,完全集成的汽车雷达接收器。接收器采用直接转换架构,由低噪声放大器(LNA),混频器和模拟基带模块组成。三级LNA和低噪声混频器改善了整个接收机的噪声系数(NF)。集成的低压降稳压器(LDO)可通过1.8 V电源为LNA和混频器内核产生1.1 V电压。接收器芯片还包括倍频器,锁相环(PLL),带隙基准偏置电路和串行外围接口(SPI)。裸片使用晶圆级芯片尺寸封装(WLCSP)进行封装。接收机在81 GHz本地(LO)处达到9.0 dB NF,最大增益为76.8 dB。此外,接收器前端的IP1dB为-22.3 dBm,功耗为143 mW,功耗为0.8 mm 2 芯片面积。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号