首页> 外文会议>IEEE Radio Frequency Integrated Circuits Symposium >A 9 dB Noise Figure Fully Integrated 79 GHz Automotive Radar Receiver in 40 nm CMOS Technology
【24h】

A 9 dB Noise Figure Fully Integrated 79 GHz Automotive Radar Receiver in 40 nm CMOS Technology

机译:一个9 dB噪声系数完全集成的79 GHz汽车雷达接收器40 nm CMOS技术

获取原文
获取外文期刊封面目录资料

摘要

This paper presents a low noise and fully integrated automotive radar receiver in 40 nm CMOS technology. The receiver adopts the direct conversion architecture, and it consists of a low noise amplifier (LNA), mixer, and analog baseband blocks. The three-stage LNA and the low noise mixer improve the whole receiver noise figure (NF). Integrated low-dropped out regulators (LDOs) generate 1.1 V for the LNA and the mixer core from 1.8 V supply. The receiver chip also includes a frequency doubler, phase-locked loop (PLL), bandgap reference bias circuit, and a serial peripheral interface (SPI). The die is packaged using the wafer level chip size package (WLCSP). The receiver achieves 9.0 dB NF at 81 GHz local (LO) and 76.8 dB maximum gain. Moreover, the receiver front-end shows -22.3 dBm IP1dB, and consumes 143 mW power dissipation, and 0.8 mm2 chip area.
机译:本文以40 nm CMOS技术呈现出低噪声和完全集成的汽车雷达接收器。接收器采用直接转换架构,由低噪声放大器(LNA),混频器和模拟基带块组成。三级LNA和低噪声混合器改善了整个接收器噪声系数(NF)。集成的低掉落输出调节器(LDO)为LNA和搅拌机核心产生1.1V,从1.8 V供电。接收器芯片还包括频率倍增器,锁相环(PLL),带隙参考偏置电路和串行外围接口(SPI)。使用晶片级芯片尺寸封装(WLCSP)封装模具。接收器在81 GHz本地(LO)和76.8 dB最大增益中实现9.0 dB NF。此外,接收器前端显示-22.3 DBM IP1DB,消耗143 MW功耗,0.8毫米 2 芯片区域。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号