首页> 外文会议>IEEE International Symposium on Circuits and Systems >FinFET—Based Low Swing Rotary Traveling Wave Oscillators
【24h】

FinFET—Based Low Swing Rotary Traveling Wave Oscillators

机译:基于FinFET的低摆旋转行波振荡器

获取原文

摘要

FinFET based, low swing clocking with rotary traveling wave oscillators (RTWO) is presented in this paper. It is shown that the low-swing clock signal generation by RTWOs is very effective, thanks to FinFETs accommodating high frequency operation and voltage scaling better than planar CMOS transistors. Low swing clocks are aimed at lowering the power dissipation of the clock networks, while maintaining the full voltage operation of non-clock components (such as logic and memory). In this work shows that robust low swing (LS) RTWOs are designed with FinFET based technologies. To this end, SPICE simulations are performed on the ISPD'10 clock benchmark circuits operating at 2.25 GHz and 3 GHz in the 16 nm FinFET technology node. LS-RTWO based designs are compared to an all digital phase locked loop (ADPLL) based designs operating at the same target frequency. At 3 GHz, the LS-RTWO consumes 36% lower power with 42.7dB better phase noise @10 MHz on comparison to corresponding ADPLL based designs.
机译:本文介绍了基于FinFET的,具有旋转行波振荡器(RTWO)的低摆幅时钟。结果表明,由于FinFET能够比平面CMOS晶体管更好地适应高频工作和电压缩放,因此RTWO产生的低摆幅时钟信号非常有效。低摆幅时钟旨在降低时钟网络的功耗,同时保持非时钟组件(例如逻辑和存储器)的全电压运行。这项工作表明,稳健的低摆幅(LS)RTWO是采用基于FinFET的技术设计的。为此,在16 nm FinFET技术节点中以2.25 GHz和3 GHz运行的ISPD'10时钟基准电路上执行了SPICE仿真。将基于LS-RTWO的设计与以相同目标频率工作的基于全数字锁相环(ADPLL)的设计进行了比较。与相应的基于ADPLL的设计相比,在10 GHz处,LS-RTWO在3 GHz时功耗降低了36%,相位噪声提高了42.7dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号