首页> 外文会议>IEEE Symposium on VLSI Circuits >A Mixed-Signal Time-Domain Generative Adversarial Network Accelerator with Efficient Subthreshold Time Multiplier and Mixed-Signal On-Chip Training for Low Power Edge Devices
【24h】

A Mixed-Signal Time-Domain Generative Adversarial Network Accelerator with Efficient Subthreshold Time Multiplier and Mixed-Signal On-Chip Training for Low Power Edge Devices

机译:具有有效亚阈值时间倍增器的混合信号时域生成对抗网络加速器以及针对低功率边缘设备的混合信号片内训练

获取原文

摘要

This work presents a low-cost mixed-signal time-domain accelerator for generative adversarial network (GAN). A significant reduction in hardware cost was achieved through delicate architecture optimization for 8-bit GAN training on edge devices. An area efficient subthreshold time-domain multiplier was designed to eliminate excessive data conversion for mixed-signal computing enabling high throughput mixed-signal online training demonstrated in a 65nm CMOS test chip.
机译:这项工作提出了一种用于生成对抗网络(GAN)的低成本混合信号时域加速器。通过对边缘设备上的8位GAN训练进行精细的架构优化,大大降低了硬件成本。设计了面积有效的亚阈值时域乘法器,以消除用于混合信号计算的过多数据转换,从而实现了在65nm CMOS测试芯片中演示的高吞吐量混合信号在线培训。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号