首页> 外文会议>IEEE Symposium on VLSI Circuits >A 5MHz-BW, 86.1dB-SNDR 4X Time-Interleaved 2nd-Order ΔΣ Modulator with Digital Feedforward Extrapolation in 28nm CMOS
【24h】

A 5MHz-BW, 86.1dB-SNDR 4X Time-Interleaved 2nd-Order ΔΣ Modulator with Digital Feedforward Extrapolation in 28nm CMOS

机译:在28nm CMOS中具有数字前馈外推的5MHz-BW,86.1dB-SNDR 4X时间交错的二阶ΔΣ调制器

获取原文

摘要

This paper presents a 4X Time-Interleaved (TI) 2nd-order discrete-time (DT) ΔΣ Modulator (DSM) using digital feedforward extrapolation. Three feedforward paths digitize one channel information first and then extrapolate the other channels fully in the digital domain. Hence, this DSM only needs two opamps in one channel to realize four interleaving paths, thus reducing analog hardware overheads. With the sampling clock @ 520MHz, this 28nm CMOS prototype achieves an equivalent output sampling rate of 2.08GS/s, 208× OSR, 86.1dB SNDR, and 98dB SFDR over a 5MHz BW, while consuming 23.1mW. It results in an FOMS of 169.5dB.
机译:本文介绍了4X时间交错(TI)2 nd 使用数字前馈外推法的二阶离散时间(DT)ΔΣ调制器(DSM)。三个前馈路径首先将一个通道信息数字化,然后在数字域中完全外推其他通道。因此,该DSM在一个通道中仅需要两个运算放大器即可实现四个交错路径,从而减少了模拟硬件开销。凭借520MHz的采样时钟,这款28nm CMOS原型在5MHz带宽上实现了2.08GS / s,208×OSR,86.1dB SNDR和98dB SFDR的等效输出采样率,而功耗仅为23.1mW。这导致了FOM S 169.5dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号