首页> 外文会议>IEEE International Solid- State Circuits Conference >33.3 Via-Switch FPGA: 65nm CMOS Implementation and Architecture Extension for Al Applications
【24h】

33.3 Via-Switch FPGA: 65nm CMOS Implementation and Architecture Extension for Al Applications

机译:33.3 Via-Switch FPGA:用于Al应用的65nm CMOS实现和架构扩展

获取原文

摘要

FPGAs are a suitable platform for implementing up-to-date machine learning algorithms and state-of-the-art AI applications including inference engines in embedded systems and training accelerators in cloud systems. Despite its short design turn-around time, the achievable performance is limited by the low area efficiency originating from field programmability [1]–[2]. Also, data transfer minimization in both amount and distance is essential for higher energy efficiency, but conventional FPGAs often require pipeline registers at SRAM and DSP I/0s to conceal long communication latency originating from non-uniform tile architecture. In pursuit of an energy-efficient FPGA platform for AI applications, a via-switch FPGA (VS-FPGA), whose programmability is attained by non-volatile via-switch crossbars in BEOL, has been proposed with the aim of utilizing FEOL fully for computing [3], but its silicon implementation is not presented yet. This work demonstrates the first implementation of VS-FPGA in 65nm CMOS and further demonstrates an AI-oriented FPGA architecture.
机译:FPGA是实现最新机器学习算法和最新AI应用的合适平台,包括嵌入式系统中的推理引擎和云系统中的训练加速器。尽管设计周转时间短,但可实现的性能受到现场可编程性[1]-[2]引起的低区域效率的限制。同样,数据传输量和距离上的最小化对于提高能效至关重要,但是传统的FPGA通常需要在SRAM和DSP I / 0处使用流水线寄存器,以掩盖源自非均匀瓦片结构的长通信延迟。为了追求一种适用于AI应用的节能型FPGA平台,已提出了一种通孔开关FPGA(VS-FPGA),其可编程性是通过BEOL中的非易失性通孔开关交叉开关实现的,目的是将FEOL完全用于计算[3],但尚未介绍其芯片实现。这项工作演示了VS-FPGA在65nm CMOS中的首次实现,并进一步演示了面向AI的FPGA体系结构。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号