首页> 外文会议>IEEE AFRICON Conference >Training electrical engineers on asynchronous logic circuits based on constant weight codes
【24h】

Training electrical engineers on asynchronous logic circuits based on constant weight codes

机译:基于恒定重量码训练异步逻辑电路上的电气工程师

获取原文

摘要

The paper introduces a new way for teaching of delay insensitive asynchronous logic circuits. The studies start on high level models, which are VHDL implementations of Dennis-type static dataflow systems. Investigating the operation of the concurrent processes of these models, the main elements of the delay insensitive systems can be derived. Introducing constant weight ‘m-of-n’ codes immediately at the beginning of the course leads to a proper generalization. So the well known dual-rail code circuits can be considered as special cases of the constant weight code delay insensitive circuits. The paper presents briefly the design practice sessions for students.
机译:本文介绍了延迟不敏感异步逻辑电路教学的新方法。研究开始于高级模型,这是丹尼斯型静态数据流系统的VHDL实现。调查这些模型的并发过程的操作,可以推导出延迟不敏感系统的主要元素。在课程开始时立即引入恒重“M-of-N”代码,导致适当的泛化。因此,众所周知的双铁路码电路可以被认为是恒重码延迟不敏感电路的特殊情况。本文简要介绍了学生的设计练习课程。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号