首页> 外文会议>IEEE International Symposium on Circuits and Systems >Static Error Analysis and Optimization of Faithfully Truncated Adders for Area-Power Efficient FIR Designs
【24h】

Static Error Analysis and Optimization of Faithfully Truncated Adders for Area-Power Efficient FIR Designs

机译:面积有效的FIR设计的可靠截断加法器的静态误差分析和优化

获取原文

摘要

Faithfully truncated adders are used for low cost FIR implementations in this paper, which improves state-of-the-art CSD-based FIR filter designs for further area and power reduction while meeting the accuracy requirement. As a solution to the accuracy loss caused by truncated adders, this paper performed a static error analysis of truncated adders. Furthermore, based upon our mathematical analysis, we show that, with a given accuracy constraint, an optimal truncated adder configuration can be effortlessly determined for area-power efficient FIR designs. Evaluation results on various FIR designs showed that 16.8%~35.4% reduction in area and 11.8%~27.9% in power saving can be achieved with the proposed optimal truncated adder designs within an average error of 1 ulp.
机译:忠实地将截断加法器用于低成本FIR实现中,它改进了基于CSD的最新FIR滤波器设计,以进一步减小面积和降低功耗,同时满足精度要求。为解决截断加法器引起的精度损失,本文对截断加法器进行了静态误差分析。此外,基于我们的数学分析,我们表明,在给定的精度约束下,可以毫不费力地确定面积功率高效FIR设计的最佳截断加法器配置。各种FIR设计的评估结果表明,采用建议的最佳截断加法器设计,平均误差在1 ulp以内,可以实现16.8%〜35.4%的面积减小和11.8%〜27.9%的功耗节省。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号