首页> 外文期刊>Research journal of applied science, engineering and technology >Design of Optimized Low Power and Area Efficient Digital FIR Filter using Modified Group Structures based Square Root Carry Select Adder
【24h】

Design of Optimized Low Power and Area Efficient Digital FIR Filter using Modified Group Structures based Square Root Carry Select Adder

机译:基于改进的群结构平方根进位选择加法器的低功耗和高效面积数字FIR滤波器优化设计

获取原文
获取原文并翻译 | 示例
           

摘要

In Digital Signal Processing, Finite Impulse Response (FIR) filter is mostly used for communications and radar applications. The Performance of FIR filter depends on Multiplier and adder circuits used in filter. To reduce the dynamic power consumption and chip size, different multiplier and adder combinations are used in order to improve the overall performance of FIR filter. The Low Power Modified Square Root Carry Select Adder (M-SQRT CSLA) is presented in this study by introducing half adders instead of full adders. The proposed M-SQRT CSLA has been designed to reduce dynamic power consumption. Hence the modified SQRT CSLA is applied into Wallace multiplier for addition process after the partial product generation stage. MAC unit of the Digital FIR filter is designed by using modified Wallace multipliers and M-SQRT CSLA. Further the Group 2, Group 3; Group 4 and Group5 structures of SQRT CSLA were constructed using half adders only. Comparison between proposed SQRT CSLA and Modified Carry Save Adder (MCSA) has been done with reference to the Area, Power and Delay. It is proved that the proposed SQRT CSLA consumes less area and power than all other methods. Simulation is performed by Modelsim6.3c and Synthesis process is done by Xilinx 10.1. The simulation result shows that digital filter with proposed SQRT CSLA occupies less area and consumes low power.
机译:在数字信号处理中,有限冲激响应(FIR)滤波器主要用于通信和雷达应用。 FIR滤波器的性能取决于滤波器中使用的乘法器和加法器电路。为了降低动态功耗和芯片尺寸,使用了不同的乘法器和加法器组合以改善FIR滤波器的整体性能。本研究通过介绍半加法器而不是全加法器,介绍了低功率修改的平方根进位选择加法器(M-SQRT CSLA)。拟议中的M-SQRT CSLA旨在降低动态功耗。因此,在部分乘积生成阶段之后,将修改后的SQRT CSLA应用于华莱士乘法器以进行加法处理。使用改进的华莱士乘法器和M-SQRT CSLA设计数字FIR滤波器的MAC单元。第二组,第三组; SQRT CSLA的第4组和第5组结构仅使用半加法器构建。参照面积,功率和延迟,对建议的SQRT CSLA和改进的进位保存加法器(MCSA)进行了比较。实践证明,提出的SQRT CSLA比其他方法消耗更少的面积和功率。仿真由Modelsim6.3c执行,综合过程由Xilinx 10.1完成。仿真结果表明,采用SQRT CSLA的数字滤波器占用面积较小,功耗较低。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号