首页> 外文会议>Symposium on VLSI Circuits >A 7nm 4GHz Arm®-core-based CoWoS® Chiplet Design for High Performance Computing
【24h】

A 7nm 4GHz Arm®-core-based CoWoS® Chiplet Design for High Performance Computing

机译:基于7nm 4GHz Arm ®-核的CoWoS ®小芯片设计,用于高性能计算

获取原文
获取外文期刊封面目录资料

摘要

A dual-chiplet Chip-on-Wafer-on-Substrate (CoWoS®) was implemented in 7nm 15M process. Each SoC chiplet has four Arm® Cortex®-A72 processors operating at 4GHz. The on-die interconnect mesh bus operates above 4GHz at 2mm distance. The inter-chiplet connection features a scalable, 0.56pJ/bit power efficiency, 1.6Tb/s/mm2 bandwidth density, and 0.3V Lowvoltage- In-Package-INterCONnect (LIPINCONTM) interface achieving 8Gb/s/pin and 320GB/s bandwidth. Silicon test-chip measurements validate the processor, on-die interconnects and inter-chiplet interface performance. The built-in eye-scan feature shows the inter-chiplet connection achieves 244mV eye-height and 69% UI eye-width.
机译:双芯片基片上晶片(CoWoS ® )是在7nm 15M工艺中实现的。每个SoC小芯片具有四个Arm ® 皮层 ® -A72处理器以4GHz运行。片上互连网状总线在2mm的距离上可在4GHz以上运行。小芯片间连接具有可扩展的0.56pJ / bit功率效率,1.6Tb / s / mm2带宽密度和0.3V低压封装内互连(LIPINCON) TM )接口可实现8Gb / s / pin和320GB / s带宽。硅测试芯片的测量可以验证处理器,芯片上的互连和小芯片间的接口性能。内置的眼图扫描功能显示小芯片间连接的眼高达到244mV,UI眼宽达到69%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号