首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Data-rate-aware FPGA-based acceleration framework for streaming applications
【24h】

Data-rate-aware FPGA-based acceleration framework for streaming applications

机译:针对流应用的基于数据速率的基于FPGA的加速框架

获取原文

摘要

In heterogeneous architectures, FPGAs are not only expected to provide higher performance, but also to provide a more energy efficient solution for computationally intensive tasks. While parallelism and pipelining enhance performance on FPGA platforms, the data transfer rate from/to off-chip memory can cause performance degradation. We propose an automated high-level synthesis framework for FPGA-based acceleration of nested loops on large multidimensional input data sets. Given the high-level of parallelism in such applications, our proposed data prefetching algorithm determines the data rate for each parallel datapath. The empirical results on a case study in scientific computing show that FPGA mapping of such nested loops accelerates the application compared to traditional mapping on multicores. The FPGA-accelerated computation results in 3x speedup in runtime and 27x energy-delay-product savings compared to multicore computation.
机译:在异构架构中,FPGA不仅有望提供更高的性能,而且还将为计算密集型任务提供更节能的解决方案。尽管并行性和流水线技术提高了FPGA平台的性能,但片外存储器之间的数据传输速率可能导致性能下降。我们提出了一个自动化的高级综合框架,用于基于FPGA的大型多维输入数据集上嵌套循环的加速。考虑到此类应用程序中的高级并行性,我们提出的数据预取算法确定了每个并行数据路径的数据速率。在科学计算中的案例研究的经验结果表明,与传统的多核映射相比,这种嵌套循环的FPGA映射加快了应用程序。与多核计算相比,FPGA加速的计算可将运行时间加快3倍,并节省27倍的能源延迟产品。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号