首页> 外文会议>International Conference on Reconfigurable Computing and FPGAs >Hobbit — Smaller but faster than a dwarf: Revisiting lightweight SHA-3 FPGA implementations
【24h】

Hobbit — Smaller but faster than a dwarf: Revisiting lightweight SHA-3 FPGA implementations

机译:霍比特人(Hobbit)—比矮人更小巧但更快:重新审视轻型SHA-3 FPGA实现

获取原文

摘要

In this paper, we revisit lightweight FPGA implementations for SHA-3 and improve upon the state of the art by applying a new optimization technique to the slice-oriented architecture, which is based on a shallow pipeline. As a result, the area for the implementation reduces by almost one quarter (23%), compared to the up to now smallest implementation for Virtex-5 FPGAs. The proposed design also improves on the throughput-area ratio by 59%. For Virtex-6 FPGAs, the improvements are even higher, showing a throughput-area ratio increase by over 150% upon previously reported results for this FPGA. Furthermore, we evaluate several additional implementation trade-offs. First, we provide the maximum number of pipeline stages for lightweight architectures, which process several slices in parallel and for variants of SHA-3 with only 800 and 400 bits of internal state. Second, we evaluate several hardware interfaces. This evaluation shows, that the hardware interface may have a significant impact on the area consumption and the throughput.
机译:在本文中,我们将重新介绍SHA-3的轻量级FPGA实现,并通过将新的优化技术应用于基于浅层流水线的面向切片的体系结构,来改进现有技术。结果,与最新最小的Virtex-5 FPGA实现相比,实现面积减少了近四分之一(23%)。拟议的设计还将吞吐面积比提高了59%。对于Virtex-6 FPGA,改进甚至更高,与以前报道的该FPGA的结果相比,显示出吞吐量面积比增加了150%以上。此外,我们评估了几个其他的实现折衷方案。首先,我们为轻量级体系结构提供了最大数量的流水线级,该流水线级并行处理多个片,以及仅具有800位和400位内部状态的SHA-3变体。其次,我们评估几个硬件接口。该评估表明,硬件接口可能会对面积消耗和吞吐量产生重大影响。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号