...
首页> 外文期刊>Journal of circuits, systems and computers >High Speed Implementation of a SHA-3 Core on Virtex-5 and Virtex-6 FPGAs
【24h】

High Speed Implementation of a SHA-3 Core on Virtex-5 and Virtex-6 FPGAs

机译:在Virtex-5和Virtex-6 FPGA上高速实现SHA-3内核

获取原文
获取原文并翻译 | 示例
           

摘要

This work presents a novel technique for a high-speed implementation of the newly selected cryptographic hash function, Secure Hash Algorithm-3 (SHA-3) on Xilinx's Virtex-5 and Virtex-6 Field Programmable Gate Arrays (FPGAs). The proposed technique consists of a two-phase implementation approach. In the first phase, all steps of the SHA-3 core are logically combined, which helps to eliminate the intermediate states of core function, these states utilize more area and also slow the execution. The second phase deals with the hardware implementation of the first phase equations using Xilinx Look-Up-Table (LUT) primitives. This two phase implementation technique results in a throughput of 19.241 Gbps on a Virtex-6 FPGA; this is the highest reported throughput to date for an FPGA implementation of SHA-3. This high throughput makes this technique ideally suited for the provision of Bump In The Wire (BITW) security for Internet of Things (IoT) applications.
机译:这项工作提出了一种新技术,用于在Xilinx的Virtex-5和Virtex-6现场可编程门阵列(FPGA)上高速实现新选择的加密哈希函数Secure Hash Algorithm-3(SHA-3)。所提出的技术包括两阶段的实现方法。在第一阶段,SHA-3内核的所有步骤都在逻辑上进行了组合,这有助于消除内核功能的中间状态,这些状态占用了更多的空间,并且减慢了执行速度。第二阶段使用Xilinx查找表(LUT)原语处理第一阶段方程式的硬件实现。这两个阶段的实现技术在Virtex-6 FPGA上产生了19.241 Gbps的吞吐量。这是迄今为止SHA-3的FPGA实现报告的最高吞吐量。如此高的吞吐率使该技术非常适合为物联网(IoT)应用程序提供“线插电”(BITW)安全性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号