首页> 外文会议>International Conference on Signals and Electronic Systems >A low-power sample-and-hold circuit based on a switched-opamp technique
【24h】

A low-power sample-and-hold circuit based on a switched-opamp technique

机译:基于开关opamp技术的低功率样本和保持电路

获取原文

摘要

A novel low-power and high-performance sample-and-hold (S/H) front-end suitable for pipelined and cyclic analog-to-digital converters using 0.25-μm CMOS technology is proposed. This sampler uses a new S/H architecture exploiting a switched telescopic cascode operational transconductance amplifier (OTA) to minimize power consumption. Simulation results show that the proposed solution allows simple and reliable S/H function and an effective power reduction without noise and distortion penalty.
机译:提出了一种适用于使用0.25-μmCMOS技术的流水线和循环模数转换器的新型低功率和高性能样品和保持(S / H)前端。该采样器采用新的S / H架构利用开关伸缩级码操作跨导放大器(OTA)以最大限度地减少功耗。仿真结果表明,该解决方案允许简单可靠的S / H功能和有效的功率降低而没有噪音和失真罚款。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号