首页> 外文会议>IEEE International Conference on Rebooting Computing >DRC2: Dynamically Reconfigurable Computing Circuit based on memory architecture
【24h】

DRC2: Dynamically Reconfigurable Computing Circuit based on memory architecture

机译:DRC2:基于内存架构的动态可重构计算电路

获取原文

摘要

This paper presents a novel energy-efficient and Dynamically Reconfigurable Computing Circuit (DRC2) concept based on memory architecture for data-intensive (imaging, ...) and secure (cryptography, ...) applications. The proposed computing circuit is based on a 10-Transistor (10T) 3-Port SRAM bitcell array driven by a peripheral circuitry enabling all basic operations that can be traditionally performed by an ALU. As a result, logic and arithmetic operations can be entirely executed within the memory unit leading to a significant reduction in power consumption related to the data transfer between memories and computing units. Moreover, the proposed computing circuit can perform extremely-parallel operations enabling the processing of large volume of data. A test case based on image processing application and using the saturating increment function is analytically modeled to compare conventional and DRC2-based approaches. It is demonstrated that DRC2-based approach provides a reduction of clock cycle number of up to 2×. Finally, potential applications and must-be-considered changes at different design levels are discussed.
机译:本文提出了一种基于内存架构的新型节能,动态可重配置计算电路(DRC2)概念,适用于数据密集型(成像,...)和安全(加密,...)应用。所提出的计算电路基于10晶体管(10T)3端口SRAM位单元阵列,该阵列由外围电路驱动,能够实现传统上可以由ALU执行的所有基本操作。结果,逻辑和算术运算可以在存储器单元内完全执行,从而导致与存储器和计算单元之间的数据传输有关的功耗的显着降低。此外,所提出的计算电路可以执行极其并行的操作,从而能够处理大量数据。对基于图像处理应用程序并使用饱和增量函数的测试案例进行了建模,以比较传统方法和基于DRC2的方法。事实证明,基于DRC2的方法可将时钟周期数减少多达2倍。最后,讨论了不同设计级别的潜在应用和必须考虑的更改。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号