首页> 外文会议>IEEE International Symposium on Circuits and Systems >A power efficient PLL with in-loop-bandwidth spread-spectrum modulation scheme using a charge-based discrete-time loop filter
【24h】

A power efficient PLL with in-loop-bandwidth spread-spectrum modulation scheme using a charge-based discrete-time loop filter

机译:使用基于电荷的离散时间环路滤波器的具有环路内带宽扩频调制方案的高功率PLL

获取原文

摘要

This paper presents an in-loop-bandwidth spread-spectrum clock generation by proposing a linear charge-based discrete-time loop filter. The proposed architecture achieves a power efficient (2.29mA/GHz) spread-spectrum modulation scheme based upon a conventional CP-PLL. This work supports a modulation range of +/-2.7 % of a 700 MHz output frequency with the modulation rate in the range of 10 ~ 100 kHz. The measured period rms and peak-to-peak jitters are 2.71 ps, rms and 20.6 ps, pp, respectively. The proposed spread-spectrum clock generator is fabricated in a 180 nm CMOS process and occupies an area of 0.525 mm2.
机译:通过提出一种基于线性电荷的离散时间环路滤波器,本文提出了一种环路内带宽扩展频谱时钟的产生方法。所提出的架构基于常规CP-PLL实现了功率高效(2.29mA / GHz)扩频调制方案。这项工作支持700 MHz输出频率的+/- 2.7%的调制范围,并且调制速率在10〜100 kHz的范围内。测得的周期均方根值和峰峰值抖动分别为2.71 ps,均方根值和20.6 ps,pp。拟议的扩频时钟发生器采用180 nm CMOS工艺制造,占地0.525 mm2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号