首页> 外文会议>International conference on parallel and distributed processing techniques and applications >FPGA-Oriented Design of an FDTD Accelerator Based on Overlapped Tiling
【24h】

FPGA-Oriented Design of an FDTD Accelerator Based on Overlapped Tiling

机译:基于重叠平铺的FDTD加速器的FPGA设计

获取原文

摘要

In this paper, we introduce the overlapped tiling to designing an FPGA-based FDTD accelerator by using an OpenCL compiler. The OpenCL compiler for FPGA enables us to reduce the design time of the FPGA-based accelerators. However, the FPGA-based accelerator generated from common OpenCL codes cannot accelerate the processing efficiently in some applications such as an FDTD computation. To accelerate the FDTD computation, global memory access can be reduced by storing the small partition of the electronic and magnetic fields with enclosed areas into the local memory. According to the result of the implementation of the FDTD accelerator on the FPGA, the processing speed with overlapped tiling is far faster than that without overlapped tiling. Moreover, the processing speed is faster than a GPU when the number of grids is small.
机译:在本文中,我们将重叠切片介绍给使用OpenCL编译器设计基于FPGA的FDTD加速器。用于FPGA的OpenCL编译器使我们能够减少基于FPGA的加速器的设计时间。但是,从通用OpenCL代码生成的基于FPGA的加速器无法在某些应用程序(例如FDTD计算)中有效地加速处理。为了加快FDTD计算,可以通过将带有封闭区域的小部分电磁场存储在本地存储器中来减少对全局存储器的访问。根据在FPGA上实现FDTD加速器的结果,重叠切片的处理速度要比不重叠切片的处理速度快得多。此外,当网格数较少时,处理速度比GPU快。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号