首页> 外文会议>IEEE International Symposium on Circuits and Systems >Efficient design technique for pulse swallow based fractional-N frequency divider
【24h】

Efficient design technique for pulse swallow based fractional-N frequency divider

机译:基于脉冲吞咽的分数N分频器的高效设计技术

获取原文

摘要

A new high speed pulse swallow based fractional-N frequency divider circuit has been proposed for the frequency range of 2.2 GHz to 4.6 GHz. Moreover, unlike the previously published pulse swallow based frequency divider, the proposed architecture does not include any reset or reload signal for the swallow counter which is basically triggered by the SR latch circuit. Absence of any frequency dependent delay block or any frequency dependant RC delay network to eliminate the conventional frequency divider problems. The proposed architecture has been implemented in 0.18 μm CMOS and the divider phase-noise at 1 MHz offset frequency is −169.2 dBc/Hz for a carrier signal of 4.6 GHz and the power dissipation from a 1.8 V supply is 13 mW. The proposed frequency divider's swallow counter has no zero division for any counting state which also leads to a higher speed of operation, that has been checked in transistors level simulation. The appropriate figure of merit (FoM) of this divider is 168.40 dB.
机译:已经提出了针对2.2 GHz至4.6 GHz频率范围的新型高速基于脉冲吞咽的分数N分频器电路。此外,与先前公开的基于脉冲吞咽的分频器不同,所提出的架构不包括用于吞咽计数器的任何复位或重载信号,该信号基本上是由SR锁存电路触发的。无需任何频率相关的延迟块或任何频率相关的RC延迟网络,即可消除传统的分频器问题。所提出的架构已在0.18μmCMOS中实现,对于4.6 GHz的载波信号,在1 MHz偏移频率处的分频器相位噪声为-169.2 dBc / Hz,1.8 V电源的功耗为13 mW。所提议的分频器的吞咽计数器对于任何计数状态都没有零分频,这也导致了更高的工作速度,这已经在晶体管级仿真中得到了检验。该分配器的适当品质因数(FoM)为168.40 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号