首页> 外文会议>International Symposium on VLSI Design, automation, and Test >All digitally controlled linear voltage regulator with PMOS strength self-calibration for ripple reduction
【24h】

All digitally controlled linear voltage regulator with PMOS strength self-calibration for ripple reduction

机译:具有PMOS强度自校准功能的全数字控制线性稳压器,可降低纹波

获取原文

摘要

In this paper, an all-digitally controlled linear voltage regulator is proposed for ultra-low-power event-driven sensing platforms using a PMOS strength self-calibration technique. The voltage regulator generates the output voltage from 0.43V to 0.55V in steps of 30mV with a supply voltage of 0.6V. Against PVT and loading current variations, the PMOS strength self-calibration circuitry utilizes a voltage-detected coarse tune and a timing-detected fine tune for output ripple reduction. The coarse tune is designed to suppress the output voltage within the fine-tune region via a comparator-based error detector. Accordingly, the fine tune block detects the PMOS turn-on ratio in a specific time window for further reducing the output ripple. This linear voltage regulator is implemented using TSMC 65nm LP CMOS process. The simulation results show the best improvement of ripple reduction by 81%. Moreover, ns-order voltage transition time and the best (lowest) FOM of 0.76 pA·s can be realized.
机译:本文提出了一种采用PMOS强度自校准技术的超低功耗事件驱动感测平台全数字控制线性稳压器。稳压器以0.6m的电源电压以30mV的步长产生0.43V至0.55V的输出电压。针对PVT和负载电流变化,PMOS强度自校准电路利用电压检测到的粗调和时序检测到的微调来降低输出纹波。粗调被设计为通过基于比较器的误差检测器将输出电压抑制在微调区域内。因此,微调块在特定的时间窗口中检测PMOS的导通率,以进一步减小输出纹波。该线性稳压器是使用TSMC 65nm LP CMOS工艺实现的。仿真结果表明,纹波降低的最佳效果是提高了81%。此外,可以实现ns级电压转换时间和0.76 pA·s的最佳(最低)FOM。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号