首页> 外文会议>International SoC Design Conference >A low power high linearity phase interpolator design for high speed IO interfaces
【24h】

A low power high linearity phase interpolator design for high speed IO interfaces

机译:用于高速IO接口的低功耗高线性相位内插器设计

获取原文

摘要

In clock and data recovery system of high speed IO, the phase of the clock for data sampler needs fine resolution control so that the incoming data can be sampled at a time point with the best signal-to-noise ratio. A phase interpolator (PI) is normally used as a phase shifter (or phase rotator) to generate an output clock whose phase is precisely controlled. In this paper we present a novel control code generation algorithm which can improve the linearity of PI without increasing the complexity of analog circuit used in linearly coded PI.
机译:在高速IO的时钟和数据恢复系统中,数据采样器时钟的相位需要精细分辨率控制,以便在最佳信噪比的时间点处可以对输入数据进行采样。相位内插器(PI)通常用作相移器(或相位旋转器)以产生阶段精确地控制的输出时钟。在本文中,我们提出了一种新的控制码生成算法,其可以改善PI的线性度而不增加线性编码PI中使用的模拟电路的复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号