首页> 外文会议>International Reliability Physics Symposium >Soft error rate comparison of various hardened and non-hardened flip-flops at 28-nm node
【24h】

Soft error rate comparison of various hardened and non-hardened flip-flops at 28-nm node

机译:28 nm节点处各种硬化和非硬化触发器的软错误率比较

获取原文

摘要

For flip-flop designs fabricated at advanced technology nodes, soft errors are expected to contribute significantly to the overall failure-in-time rates for electronic systems. Since the soft error rates are design and layout dependent, it is important to evaluate different flip-flop designs used in an electronic system. Alpha-particle, high-energy proton, neutron, and heavy-ion experimental results of 30 different flip-flop designed and manufactured in a 28-nm bulk CMOS process are presented in this paper. The results show the spectrum of soft error rates a system-level designer may see for hardened and non-hardened flip-flops at the 28-nm bulk CMOS technology node.
机译:对于在先进技术节点上制造的触发器设计,软错误预计将对电子系统的总体及时故障率产生重大影响。由于软错误率取决于设计和布局,因此评估电子系统中使用的不同触发器设计非常重要。本文介绍了在28纳米体CMOS工艺中设计和制造的30种不同触发器的α粒子,高能质子,中子和重离子的实验结果。结果表明,系统级设计人员可能会在28nm批量CMOS技术节点上看到针对已硬化和未硬化触发器的软错误率频谱。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号