首页> 外文会议>IEEE International Symposium on Rapid System Prototyping >Rapid design and prototyping of a reconfigurable decoder architecture for QC-LDPC codes
【24h】

Rapid design and prototyping of a reconfigurable decoder architecture for QC-LDPC codes

机译:QC-LDPC码的可重构解码器架构的快速设计和原型制作

获取原文

摘要

Many modern and emerging designs require having efficient dynamically reconfigurable and reprogrammable processors. However, when the implemented design needs an upgrade, newly added features have to be quickly supported and validated. This is clearly noticed in modern receivers of recent wireless communication standards that feature continuously different frame lengths and code rates for the channel decoder. This paper explores with an example the possibility of realizing a flexible channel decoder to implement and validate new/incremental algorithm changes with fast turnaround time in design. An application specific instruction-set processor (ASIP) is proposed as flexible core that can decode low-density parity-check (LDPC) codes with the various block sizes and code rates as specified in WiFi and WiMAX standards. Furthermore, the proposed architecture enables quick support of other Quasi-Cyclic LDPC (QC-LDPC) codes, e.g. DVB-S2, with simple incremental hardware changes at design time.
机译:许多现代和新兴设计都需要具有高效的动态可重新配置和可重新编程处理器。但是,当实现的设计需要升级时,必须快速支持和验证新添加的功能。在最新的无线通信标准的现代接收器中,这很明显地注意到了,这些接收器的特征是信道解码器的帧长度和编码率连续不同。本文以一个实例探讨了在设计中以快速的周转时间实现灵活的信道解码器来实现和验证新的/增量算法变化的可能性。提出了一种专用指令集处理器(ASIP)作为灵活的内核,它可以按照WiFi和WiMAX标准中规定的各种块大小和码率对低密度奇偶校验(LDPC)码进行解码。此外,所提出的架构使得能够快速支持其他准循环LDPC(QC-LDPC)码,例如,QC-LDPC。 DVB-S2,可在设计时对硬件进行简单的增量更改。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号