首页> 外文会议>IEEE Global Conference on Signal and Information Processing >Open the Gates: Using High-level Synthesis towards programmable LDPC decoders on FPGAs
【24h】

Open the Gates: Using High-level Synthesis towards programmable LDPC decoders on FPGAs

机译:打开大门:对FPGA上的可编程LDPC解码器使用高级综合

获取原文

摘要

State-of-the-art decoders for LDPC codes adopted by several digital communication standards require a significant amount of hardware resources to achieve the desired high throughput performance. With technology scaling below the 22nm and with billions of transistors available per chip/device, the development cost and complexity of such designs represent an increasing challenge for hardware designers tackling these communication algorithms. This paper proposes a new strategy for developing flexible and totally programmable long-length LDPC decoders to target execution on FPGA devices. We exploit Maxeler's Java-based technology to describe the LDPC decoder architecture. We compare the performance of this approach with state-of-the-art parallel computing architectures and show that for the most complex family of binary LDPC codes, real-time throughputs in the order of Mbit/s can be achieved with much lower development effort than imposed by RTL descriptions, and with tremendous power savings compared to the powerful GPUs.
机译:几种数字通信标准采用的用于LDPC码的最新解码器需要大量的硬件资源,才能实现所需的高吞吐量性能。随着技术的扩展到22nm以下,并且每个芯片/设备有数十亿个晶体管可用,这种设计的开发成本和复杂性对解决这些通信算法的硬件设计人员构成了越来越大的挑战。本文提出了一种新策略,用于开发灵活的,完全可编程的长LDPC解码器,以针对FPGA器件上的执行为目标。我们利用Maxeler的基于Java的技术来描述LDPC解码器体系结构。我们将这种方法的性能与最新的并行计算体系结构进行了比较,结果表明,对于最复杂的二进制LDPC码系列,可以以较低的开发工作量实现Mbit / s量级的实时吞吐量。比RTL描述所强加,并且与功能强大的GPU相比,可节省大量电能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号