首页> 外文会议>NORCHIP >Highly linear open-loop output driver design for high speed capacitive DACs
【24h】

Highly linear open-loop output driver design for high speed capacitive DACs

机译:适用于高速电容DAC的高度线性开环输出驱动器设计

获取原文

摘要

Design of a high speed output driver for capacitive digital-to-analog converters (SC DACs) is presented. As the output voltage swing of those DACs is usually greater than 300 mVpp the driver is designed for large signal operation that is a challenge in terms of the DAC linearity. Two non-linearity cancellation techniques are applied to the driver circuit, the derivative superposition (DS) and the resistive source degeneration resulting in HD3 < −70 dB and HD2 < −90 dB over the band of 0.5–4 GHz in 65-nm CMOS. For the output swing of 300 mVpp and 1.2 V supply its power consumption is 40 mW. For verification the driver is implemented in a 12-bit pipeline SC DAC. In simulations the complete Nyquist-rate DAC achieves SFDR of 64 dB for signal bandwidth up to 2.2 GHz showing a negligible non-linearity contribution by the designed driver for signal frequencies up to 1.3 GHz and a degradation by 3 dB at 2.2 GHz.
机译:提出了一种用于电容式数模转换器(SC DAC)的高速输出驱动器的设计。由于这些DAC的输出电压摆幅通常大于300 mVpp,因此驱动器被设计用于大信号操作,这对DAC线性而言是一个挑战。两种非线性消除技术应用于驱动器电路,微分叠加(DS)和电阻源退化,导致在65 nm CMOS的0.5–4 GHz频带上HD3 <-70 dB和HD2 <-90 dB 。对于300 mVpp和1.2 V电源的输出摆幅,其功耗为40 mW。为了进行验证,驱动程序是在12位流水线SC DAC中实现的。在仿真中,完整的奈奎斯特速率DAC在高达2.2 GHz的信号带宽下实现了64 dB的SFDR,显示出设计的驱动器对高达1.3 GHz的信号频率的非线性影响可忽略不计,在2.2 GHz的情况下衰减了3 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号