【24h】

Clock synchronisation in multi-transceiver HF radar system

机译:多收发器HF雷达系统时钟同步

获取原文

摘要

The TIGER-3 radar is being developed as an “all digital” radar with 20 integrated digital transceivers, each connected to a separate antenna. Accurate coordination of all 20 transceivers is essential for both generation of transmit signals and collection and merging of receive data to form a standard Su-perDARN data set. This paper proposes a clock synchronisation method to coordinate the operation of the entire system using Field Programmable Gate Array (FPGA) technology. The method is a co-operation between hardware and software to achieve the necessary clock quality and synchronisation requirements. It is extremely important that the clock signals are kept aligned in time within specified bounds. To achieve this a 125Mhz common master clock is sent from a clock controller to a clock buffer, which then distributes the signals to the transceivers. In turn, each transceiver sends back a clock signal which is a buffered version of the common clock in the same bundle. In order to synchronise clocks on the transceivers, phase delays of round-trip clock paths are measured on the clock controller board with the accuracy of 31.25ps. The measurement is performed by shifting the common clock phase at a resolution of 1/256 of the clock period until the return clock and the common clock are in phase. Once the measurement cycle is complete, each transceiver adjusts the phase of its clock as directed by the clock controller. Experimental results show that the phase noise of the transmit signal generated from the synchronised clocks at transceivers is less than −100 dBc/Hz, while the SNR of the transmit signal is ≈ 90 dB for the entire 8–20 MHz range.
机译:在TIGER-3雷达被开发作为具有20个集成的数字收发器,每一个连接到单独的天线的“全数字”雷达。所有20个收发信机的精确协调是既产生发射信号和收集的基本和接收数据,以形成一个标准的苏perDARN数据集的合并。本文提出了一种时钟同步方法来协调使用现场可编程门阵列(FPGA)技术的整个系统的操作。该方法是硬件和软件之间的合作,以实现必要的时钟质量和同步需求。这是非常重要的是,时钟信号在指定时间范围内保持一致。为了实现这一点一个125MHz的公共主时钟从时钟控制器发送到一个时钟缓冲器,其然后将信号分配给收发机。反过来,每个收发机发回的时钟信号是公共时钟在相同束中的缓冲版本。为了在收发机同步的时钟,往返时钟路径相位延迟在时钟控制器板与31.25ps的精度来测量。测量是通过在时钟周期的1/256的分辨率,直到返回时钟和公共时钟是同相的移公共时钟相位进行。一旦测量周期完成后,每个收发信机调整它的时钟的相位中所指示的时钟控制器。实验结果表明,从同步的时钟所产生的发射信号的相位噪声在收发信机是小于-100 dBc的/赫兹,而发射信号的SNR是整个8-20 MHz范围内≈90分贝。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号