首页> 外文会议>IEEE Custom Integrated Circuits Conference >A 0.9-V Calibration-Free 97dB-SFDR 2-MS/s Continuous Time Incremental Delta-Sigma ADC Utilizing Variable Bit Width Quantizer in 28nm CMOS
【24h】

A 0.9-V Calibration-Free 97dB-SFDR 2-MS/s Continuous Time Incremental Delta-Sigma ADC Utilizing Variable Bit Width Quantizer in 28nm CMOS

机译:一种0.9V可校准的97dB-SFDR 2-MS / S连续时间增量ΔIGMAADC利用28nm CMOS中的可变位宽度量化器

获取原文

摘要

Oversampling and noise-shaping converters show superior efficiency in the state of the art. Still, true Nyquist-rate converters are needed e.g. for multiplexed or general purpose ADCs. Among Nyquist-rate converters, SAR ADCs have shown the best efficiencies, but to achieve high linearity and dynamic range (DR), they require sophisticated calibration techniques. Moreover, the large sampling capacitors set very strict requirements on the preceding ADC driver. It has been shown that the driver’s power consumption can significantly exceed that of the ADC itself [1], thereby making simple comparison of ADC FoMs inadequate. Continuous-time (CT) incremental delta-sigma (I-△Σ) ADCs offer Nyquist-rate conversion, inherit the oversampling and noise-shaping characteristics of freely-running △Σ modulators, and their resistive input is easier to drive, which can significantly increase the system efficiency. Thus, they seem an advantageous architecture for Nyquist-rate converters. Still, I-△Σ ADCs are usually employed for very low speed applications.
机译:过采样和噪声整形转换器在现有技术方面表现出卓越的效率。尽管如此,需要真正的奈奎斯特速率转换器。用于多路复用或通用ADC。在奈奎斯特率转换器中,SAR ADC已经表现出最佳效率,而是为了实现高线性和动态范围(DR),它们需要复杂的校准技术。此外,大型采样电容器对先前的ADC驱动器设置了非常严格的要求。已经表明,驾驶员的功耗可以显着超过ADC本身[1],从而简单地比较ADC FOM不充分。连续时间(CT)增量Δ-Sigma(I-△Σ)ADC提供奈奎斯特速率转换,继承了自由运行的△Σ调制器的过采样和噪声整形特性,并且它们的电阻输入更易于驱动,可以显着提高系统效率。因此,它们似乎是奈奎斯速率转换器的有利架构。仍然,I-ΣADC通常用于非常低速应用。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号