首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >Soft-Error Tolerant Datapath Synthesis Considering Adjacency Constraint between Components
【24h】

Soft-Error Tolerant Datapath Synthesis Considering Adjacency Constraint between Components

机译:考虑组件之间的邻接约束,软错误耐受耐受数据路径合成

获取原文

摘要

As the device size decreases, the reliability degradation caused by soft-errors and multiple component error due to a single soft-error are becoming serious problems in VLSIs. In this study, we propose a method to synthesize single soft-error tolerant datapaths based on soft-error detection by duplication and comparison and correction by retry. Under the assumption that a single soft-error does not affect beyond a certain spatial and time range, we consider adjacency constraint between components in datapath. The major contributions of this research are (i) adjacency constraint between components to employ appropriate soft-error tolerance and achieve more effective use of resources and (ii) an ILP based resource binding considering adjacency constraint to minimize the increment of the chip size due to introducing the new constraint.
机译:由于设备尺寸减小,由于单个软错误引起的软误差和多个分量误差引起的可靠性降级正在VLSI中成为严重问题。在这项研究中,我们提出了一种方法来通过重复和测量来基于软错误检测来综合单个软误差耐受数据路径,并通过重试进行校正。在假设单个软错误不影响某个空间和时间范围之外,我们考虑DataPath中的组件之间的邻接约束。本研究的主要贡献是(i)组件之间采用适当的软误差容差的邻接约束,并实现更有效地使用资源和(ii)基于ILP的资源绑定,考虑到邻接约束,以最小化芯片尺寸的增量介绍新约束。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号