首页> 外文会议>IEEE International Test Conference >A concurrent approach for testing address decoder faults in eFlash memories
【24h】

A concurrent approach for testing address decoder faults in eFlash memories

机译:用于测试EFLASH存储器中的地址解码器故障的并发方法

获取原文

摘要

The evolution of System-on-Chip (SoC) designs involves the development of non-volatile memory technologies like Flash. As any kind of memories, embedded Flash (eFlash) can be subjected to complex functional faults that are related to their particular technological process and to their integration density. In this paper, we address a major issue during eFlash testing, namely the test of Address decoder Faults (AFs), which is generally very time consuming with ad-hoc solutions presently used in industry. In the first part of the paper, we show the impact of AFs on the functional behavior of an eFlash. Next, we use an analogy with RAM memory testing to classify AFs with respect to their functional behavior. We then obtain AFs acting either as stuck-at faults or as state coupling faults. In the fourth part of the paper, we propose a concurrent approach for testing AFs acting on either the word line decoder or the bit line decoder. The proposed approach allows using a minimal number of programming operations during test application. Finally, we propose a compaction procedure to further reduce the test time of AFs. As a result, huge reductions in test time can be achieved; experiments on a 4 Mbits eFlash have shown that a test time reduction factor of 34x can be obtained when compared to the global eFlash test flow presently used in industry. An additional important feature of the proposed strategy is that it allows testing 100% of other critical faults in eFlashs (stuck-at, transition and state coupling faults) beside full coverage of AFs.
机译:片上系统(SOC)设计的演变涉及像闪存一样的非易失性存储器技术的开发。作为任何类型的记忆,嵌入式闪存(EFLASH)可以受到与其特定技术过程相关的复杂功能故障并与其集成密度相关。在本文中,我们在EFLASH测试期间解决了一个主要问题,即地址解码器故障(AFS)的测试,这通常在行业中使用的ad-hoc解决方案非常耗时。在本文的第一部分,我们展示了AFS对EFLASH功能行为的影响。接下来,我们使用与RAM内存测试的类比来对AFS相对于其功能行为进行分类。然后,我们获得AFS作为卡在故障或状态耦合断层的作用。在论文的第四部分中,我们提出了一种同时的方法,用于测试作用在字线解码器或位线解码器上的AFS。所提出的方法允许在测试应用期间使用最小数量的编程操作。最后,我们提出了压实程序,以进一步减少AFS的测试时间。结果,可以实现测试时间的巨大减少; 4 Mbits EFLASH的实验表明,与工业目前使用的全球EFLASH测试流程相比,可以获得34倍的测试时间减少因子。该策略的另外一个重要特点是,它允许在eFlashs(固定型,过渡和状态连接故障)的AF全覆盖旁边测试其他严重故障的100%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号