首页> 外文会议>IEEE International Symposium on Circuits and Systems >Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs
【24h】

Glitch-Free Multi-Modulus Frequency Divider for Quantization Noise Suppression in Fractional-N PLLs

机译:无故障的多模量分频器,用于分数 - N PLL中的量化噪声抑制

获取原文

摘要

A novel frequency divider for Quantization Noise (QN) suppression in fractional-N phase-locked loops (PLLs) is presented in this paper. The proposed Multi-Modulus Frequency Divider (MMFD) utilizes a novel glitch-free divide-by-0.5/1/1.5/2 cell to reduce the frequency division step to 0.5 and the quantization noise induced by (DELTA)(SIGMA) modulation is thus suppressed by additional 6dB. The circuit is designed and simulated in a 0.18(mu)m CMOS process. The maximum input frequency is up to 3.8GHz across all variations of Process, supply Voltage and Temperature (PVT) and the current consumption is about 8mA from a 1.8V supply. Compared with other frequency dividers used for QN suppression, the proposed MMFD achieves 6dB QN suppression while consuming less power and operating at higher input frequency.
机译:本文提出了一种用于分数-N锁相环(PLLS)中的量化噪声(Qn)抑制的新型分频器。 所提出的多模数分频器(MMFD)利用新的无故障分割逐个0.5 / 1 / 1.5 / 2电池,以将频分步长减小到0.5,并且由(Delta)(Sigma)调制引起的量化噪声是 因此抑制了额外的6dB。 该电路在0.18(mU)M CMOS工艺中设计和模拟。 所有过程的最大输入频率高达3.8GHz,电源电压和温度(PVT),电流消耗约为1.8V电源约8mA。 与用于QN抑制的其他分频器相比,所提出的MMFD达到6dB QN抑制,同时消耗更少的功率并以更高的输入频率操作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号