首页> 外文会议>IEEE International Symposium on Circuits and Systems >A 0.02 nJ self-calibrated 65nm CMOS delay line temperature sensor
【24h】

A 0.02 nJ self-calibrated 65nm CMOS delay line temperature sensor

机译:0.02 NJ自校准65nm CMOS延迟线温度传感器

获取原文

摘要

This paper presents an area and power efficient delay line based temperature sensor for on-chip monitoring. This sensor can be deployed in large numbers on a microprocessor chip to facilitate advanced thermal and power management techniques. The proposed self-calibration design eliminates the effort associated with two-point calibration commonly found in conventional temperature sensors. In addition, it saves digital decoding power by the use of both tab and counter decoding. Measurement results for a 65nm CMOS design show that the proposed temperature sensor consumes 0.02 nJ energy per conversion. It occupies an active area of 0.002 mm2 and has a resolution of 0.5 °C with errors within ±2.0 °C over a temperature range from 20 to 80 °C.
机译:本文介绍了用于片上监测的基于电力延迟线的温度传感器。该传感器可以在微处理器芯片上大量部署,以便于先进的热和电源管理技术。所提出的自校准设计消除了与传统温度传感器中的两点校准相关的努力。此外,它还通过使用标签和计数器解码来节省数字解码功率。 65nm CMOS设计的测量结果表明,所提出的温度传感器每转换消耗0.02 NJ能量。它占据0.002mm 2 的有源区,并且在±2.0°C的温度范围内的±2.0°C的误差范围为20至80°C。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号