首页> 外文会议>IEEE International Symposium on Circuits and Systems >A Read-Monitored Write Circuit for 1T1M Multi-Level Memristor Memories
【24h】

A Read-Monitored Write Circuit for 1T1M Multi-Level Memristor Memories

机译:用于1T1M多级映射器存储器的读写写电路

获取原文

摘要

Technology migration into nano and molecular scales has led to the design of several hybrid CMOS/nano logic and memory architectures that aim to achieve high device density with low power consumption. The discovery of the memristor has further enabled the realization of denser nanoscale memory and logic systems by facilitating the implementation of multi-level logic. In this work we propose a sneak-path free memory architecture, the 1T1M (1 transistor per memristor) that provides for 2-bit storage in each data cell (memristor). Robust read and write methodologies for the proposed architecture are also discussed and tradeoffs between faster write speeds and larger read noise margins are also analyzed. Another highlight of this work is the usage of the exponential drift memristor model to further enhance write speeds of these devices which are otherwise much slower.
机译:技术迁移到纳米和分子尺度导致了几种混合CMOS /纳米逻辑和内存架构的设计,该旨在实现具有低功耗的高器件密度。存储器的发现还通过促进多级逻辑实现,实现了更密度纳米级存储器和逻辑系统。在这项工作中,我们提出了一个潜行路径的免费内存架构,1T1M(每个存储器),在每个数据单元(Memristor)中提供2位存储器的1T1M(1个晶体管)。还讨论了所提出的架构的鲁棒读写方法,并分析了更快的写入速度和更大的读取噪声边距之间的折衷。这项工作的另一个亮点是使用指数漂移函数模型,以进一步增强这些设备的写入速度,否则较慢。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号