首页> 外文会议>IEEE International Symposium on Circuits and Systems >Latchup current self-stop circuit for whole-chip latchup prevention in bulk CMOS integrated circuits
【24h】

Latchup current self-stop circuit for whole-chip latchup prevention in bulk CMOS integrated circuits

机译:用于整体CMOS集成电路中的全芯片锁存防止的锁存电流自动停止电路

获取原文

摘要

A latchup current self-stop methodology and circuit design, which are used to prevent damage in the bulk CMOS integrated circuits due to latchup, are proposed in this paper. In a bulk CMOS chip, the core circuit blocks are always latchup sensitive due to a low holding voltage of the parasitic SCR path. The proposed latchup prevention methodology and circuit design can detect and stop the occurrence of latchup without any process modification or extra fabrication cost. It is suitable for whole-chip latchup prevention of bulk CMOS integrated circuits. This proposed latchup current self-stop methodology and circuit have been verified in a O.5-μm 1P3M bulk CMOS process.
机译:本文提出了一种闩锁电流自动停止方法和电路设计,用于防止由于闩锁引起的批量CMOS集成电路损坏。在散装CMOS芯片中,由于寄生SCR路径的低保持电压,核心电路块始终锁存敏感。所提出的闩锁预防方法和电路设计可以检测和停止出现闩锁,而无需任何工艺修改或额外的制造成本。它适用于全芯片锁存防止散装CMOS集成电路。这一提出的闩锁电流自动停止方法和电路已在O.5-μm1p3m批量CMOS工艺中验证。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号