首页> 外文会议>IEEE International Symposium on Circuits and Systems >Design and implementation of a continuous-time quadrature bandpass sigma-delta modulator for low-if radio receivers
【24h】

Design and implementation of a continuous-time quadrature bandpass sigma-delta modulator for low-if radio receivers

机译:用于低IF无线电接收器的连续时间正交带Σ-DERTA调制器的设计与实现

获取原文

摘要

This paper presents the first continuous-time implementation of a quadrature bandpass ∑△ modulator. This new architecture needs no additional anti-aliasing filter in contrast to former switched-capacitor designs. Furthermore it is shown that the performance of this second-order ∑△ modulator is less sensitive to channel mismatch and excess loop delay as comparable designs. The ∑△ modulator has a bandwidth of 1 MHz, centered at 1 MHz, and achieves a peak SNDR of 56.2 dB at 100 MHz clock frequency. The ∑△ modulator has been implemented in a 0.65 μm BiCMOS technology and consumes 21.8 mW at 2.7 V.
机译:本文介绍了正交带通σ△调制器的第一个连续时间实现。与前开关电容器设计相比,这种新架构不需要额外的抗混叠滤波器。此外,表明该二阶σ△调制器的性能对信道失配和过量的循环延迟的性能不太敏感,作为可比设计。 Σ△调制器具有1 MHz的带宽,以1MHz为中心,并在100 MHz时钟频率下实现56.2 dB的峰值SNDR。 σ△调制器已以0.65μm的BICMOS技术实现,并在2.7 V时消耗21.8兆瓦。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号