首页> 外文会议>IEEE International Symposium on Circuits and Systems >A 3.3 V all digital phase-locked loop with small DCO hardware and fast phase lock
【24h】

A 3.3 V all digital phase-locked loop with small DCO hardware and fast phase lock

机译:3.3 V所有数字锁相环,具有小型DCO硬件和快速相位锁定

获取原文

摘要

In this paper, we aim to design and implement an all digital phase-locked loop (ADPLL) circuit. The core of the ADPLL is the switch-tuning digital control oscillator (DCO). Our design of the DCO has features of small hardware cost. This ADPLL has characteristics of fast frequency locking, full digitization, easy design and implementation, and good stability. It is suitable to be used as the clock generator for high performance microprocessors. A prototype of this ADPLL chip is designed and implemented by TSMC's 0.6 /spl mu/m SPDM CMOS process. The simulation shows that this chip can operate in the range between 60 MHz and 400 MHz, and operates at 4/spl times/ the reference clock frequency. The phase lock process is 47 clock cycles, and the phase error is less than 0.1 ns. The IC consists of 4026 MOS transistors and the core size of the chip layout is 923 /spl mu/m/spl times/921 /spl mu/m.
机译:在本文中,我们的目标是设计和实现所有数字锁相环(ADPLL)电路。 ADPLL的核心是开关调谐数字控制振荡器(DCO)。我们设计的DCO设计具有小硬件成本的特点。该ADPLL具有快速锁定,全数字化,设计和实现方便,稳定性良好的特点。适用于高性能微处理器的时钟发生器。该ADPLL芯片的原型由TSMC的0.6 / SPL MU / M SPDM CMOS工艺设计和实现。仿真显示该芯片可以在60 MHz和400 MHz之间的范围内操作,并以4 / SPL时间/参考时钟频率运行。阶段锁定过程是47个时钟周期,相位误差小于0.1ns。 IC由4026 MOS晶体管组成,芯片布局的芯尺寸为923 / SPL MU / M / SPL时间/ 921 / SPL MU / m。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号