首页> 外文会议>IEEE International Symposium on Circuits and Systems >A 25Gb/s 185mW PAM-4 Receiver with 4-tap Adaptive DFE and Sampling Clock Optimization in 55nm CMOS
【24h】

A 25Gb/s 185mW PAM-4 Receiver with 4-tap Adaptive DFE and Sampling Clock Optimization in 55nm CMOS

机译:25GB / S 185MW PAM-4接收器,具有4个自适应DFE和55nm CMOS中的采样时钟优化

获取原文

摘要

A 25Gb/s PAM-4 receiver is presented with 4-tap adaptive DFE and sampling clock optimization. PAM-4 signaling suffers more from non-optimal sampling clock phase which degrades BER. By finding the point with the least pre-cursor ISI, the sampling clock can be recovered with optimal phase, which improves the BER by as much as 109 through 12.5dB channel loss. A novel clocked amplifier is implemented as a slicer to reduce the loop delay and meet the timing constraints of the direct feedback. Fabricated in 55nm CMOS technology, the receiver occupies 0.27mm2 and consumes 185mW at 25Gb/s with a power supply of 1.2V.
机译:25GB / s PAM-4接收器具有4分自适应DFE和采样时钟优化。 PAM-4信令从非最佳采样时钟阶段遭受降低BER的非最佳采样时钟阶段。 通过找到具有最低光标ISI的点,采样时钟可以用最佳相位恢复,这使得BER改善为10 9 通过12.5db信道丢失。 新颖的时钟放大器被实现为切片器,以减少环路延迟并满足直接反馈的定时约束。 在55nm CMOS技术中制造,接收器占用0.27mm 2 并在25GB / s下消耗185mW,电源为1.2V。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号