首页> 外文会议>International symposium on low power electronics and design >Voltage Droop Reduction for Multiple-Power Domain SoCs with On-Die LDO Using Output Voltage Boost and Adaptive Response Scaling
【24h】

Voltage Droop Reduction for Multiple-Power Domain SoCs with On-Die LDO Using Output Voltage Boost and Adaptive Response Scaling

机译:使用输出电压升压和自适应响应缩放功能的片上LDO降低多电源域SoC的电压降

获取原文

摘要

Low power techniques such as clock gating and dynamic frequency scaling cause a sudden surge in power supply current. To reduce the voltage droop induced by such a surge in the load current of an LDO regulator, we propose output voltage boost and adaptive response scaling techniques that utilize clock activation detection. Measured results from a test chip fabricated in 65-nm CMOS technology show that a combination of the two techniques reduces the worst-case output voltage droop by 63% compared to operation without them. This results in a voltage offset reduction from 45% to 15%. which leads to 20% power savings.
机译:诸如时钟门控和动态频率缩放之类的低功耗技术会导致电源电流突然激增。为了减少由LDO稳压器的负载电流中的这种浪涌引起的电压下降,我们提出了利用时钟激活检测的输出电压升压和自适应响应缩放技术。用65纳米CMOS技术制造的测试芯片的测量结果表明,与不使用它们的操作相比,两种技术的组合将最坏情况下的输出电压下降降低了63%。这导致电压偏移从45%降低到15%。这样可以节省20%的电能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号